# EE669: VLSI Technology

Apurba Laha
Department of Electrical Engineering
IIT Bombay 400076

Email: <u>laha@ee.iitb.ac.in</u>, Tel: **022 25769408** 

Office hour: Friday 10:00 – 11.00 AM, EE Annex, Room: 104

### **IC fabrication**

The front-end-of-line (FEOL)

**Back end of line (BEOL)** 

**Front End Processing???** 

### **Back End Processing**

- Back-end process" (also called post-fab)
- Uusally not in the cleanroom
- often by a different company
- includes wafer test, wafer backgrinding, die separation, die tests, IC packaging and final test.

### The front-end-of-line (FEOL):

- The individual devices (transistors, capacitors, resistors, etc.) are patterned in the semiconductor.
- ➤ Generally covers everything up to (but not including) the deposition of metal interconnect layers.
- In CMOS process, FEOL contains all fabrication steps needed to form <u>fully</u> isolated CMOS elements
- Selecting the type of wafer to be used;
- Chemical-mechanical planarization and cleaning of the wafer. Shallow trench isolation (STI) (or LOCOS in early processes, with feature size > 0.25 μm), Well formation, Gate module formation, Source and drain module formation

### The back end of line (BEOL):

- ➤ The individual devices (transistors, capacitors, resistors, etc.) get interconnected with wiring on the wafer, the metalization layer. Common metals are **copper and aluminum**. **BEOL** generally begins with the first layer of metal deposited on the wafer.
- > BEOL includes contacts, insulating layers (dielectrics), metal levels, and bonding sites for chip-to-package connections.



# Thermal Oxidation and the Si/SiO<sub>2</sub> interface

# **Properties of thermally grown SiO<sub>2</sub>**

- · It is amorphous.
- Stable, reproducible and conformal SiO<sub>2</sub> growth
- Melting point: 1700°C
- Density: 2.21 g/cm<sup>3</sup> (almost the same as Si that is 2.33 g/cm<sup>3</sup>)
- Crystalline SiO<sub>2</sub> [Quartz] = 2.65gm/cm<sup>3</sup>



# **Properties of thermally grown SiO<sub>2</sub>**

| DC Resistivity (Ω cm), 25°C  | $10^{14} - 10^{16}$  | Melting Point (°C)     | ~1700                |
|------------------------------|----------------------|------------------------|----------------------|
| Density (g/cm³)              | 2.27                 | Molecular Weight       | 60.08                |
| Dielectric Constant          | 3.8 - 3.9            | Molecules (/cm³)       | $2.3 \times 10^{22}$ |
| Dielectric Strength (V/cm)   | $5 - 10 \times 10^6$ | Refrctive Index        | 1.46                 |
| Energy Gap (eV)              | ~8                   | Specific Heat (J/g °C) | 1.0                  |
| Etch rate in BHF (Å/min)     | 1000                 | Stress in film on Si   | 2 - 4 x 109          |
| Infrared Absorption Peak     | 9.3                  | (dyne/cm²)             | (compression)        |
| Linear Expansion Coefficient | $5.0 \times 10^{-7}$ | Thermal Conductivity   | 0.014                |
| (cm/°C)                      |                      | (W/cm°C)               |                      |

# The Si/SiO2 Interface



Atomically sharp interface between Si and SiO2: One major reason why Si overtook Ge in semiconductor industry

# Application of SiO<sub>2</sub> in IC industry



# Diffusion mask for common dopant

- ➤ SiO₂ provides a selective mask against
- $\triangleright$  Diffusion at high temperature ( $D_{siO2} << D_{si}$ )
- ➤ Oxides used for masking: ~0.5-1µm thick



| Dopants | Diffusion Constants at 1100 °C (cm²/s)            |
|---------|---------------------------------------------------|
| В       | 3.4 × 10 <sup>-17</sup> – 2.0 × 10 <sup>-14</sup> |
| Ga      | 5.3 × 10 <sup>-11</sup> (not good for Ga)         |
| Р       | 2.9 × 10 <sup>-16</sup> – 2.0 × 10 <sup>-13</sup> |
| As      | 1.2 × 10 <sup>-16</sup> – 3.5 × 10 <sup>-15</sup> |
| Sb      | 9.9 × 10 <sup>-17</sup>                           |



SiO<sub>2</sub> mask for B and P



# SiO<sub>2</sub> in MOSFET

Gete oxide thickness: 0.8nm!!



### An Insulation materials between Interconnect and adjacent devices





LOCOS: LOCal Oxidation Isolation, STI: Shallow Trench Isolation



# LOCOS: LOCal Oxidation of Silicon

### Typical process steps are the following:

- I. Preparation of silicon substrate (layer 1)
- II. CVD of SiO<sub>2</sub>, pad/buffer oxide (layer 2)
- III. CVD of Si<sub>3</sub>N<sub>4</sub>, nitride mask (layer 3)
- IV. Etching of nitride layer (layer 3) and silicon
- oxide layer (layer 2)
- V. Thermal growth of silicon oxide (structure 4)
- VI. Further growth of thermal silicon oxide
- (structure 4)
- VII. Removal of nitride mask (layer 3)



# LOCOS: LOCal Oxidation of Silicon





## For nanofabrication: oxidation sharpening for sharp AFM tips or field emitters for display



Silicon Field Emission Array with Atomically Sharp Tips. Turn on Voltage and The effect of Tip Radius Distribution

### **Oxide structure**



### Oxide Structure



### **Basics of oxidation**

Dry oxidation:  $Si + O_2 = SiO_2$  Takes place under pure oxygen atmosphere.

➤ This process is done at 1000 to 1200°C actually. To create a very thin and stable oxide the process can be done at even lower temperatures of about 800 °C



### **Characteristic of the dry oxidation:**

- > slow growth of oxide (0.05-0.5μm)
- > high density, excellent quality
- high breakdown voltage
- > Very thin oxide. May add nitrogen to form Oxynitride

### **Basics of oxidation**

### Wet oxidation:

➤ The oxygen is led through a bubbler vessel filled with hot water (about 95°C), so that in addition to oxygen water is present in the quartz tube as steam

$$Si + 2 H_2O \longrightarrow SiO_2 + 2 H_2$$



| Temperature | Dry oxidation | Wet oxidation |
|-------------|---------------|---------------|
| 900 °C      | 19 nm/h       | 100 nm/h      |
| 1000 °C     | 50 nm/h       | 400 nm/h      |
| 1100 °C     | 120 nm/h      | 630 nm/h      |

Comparison of the growth rate of wet and dry oxidation of silicon

This process is carried out at 900 to 1000°C.

### The characteristics

- fast growth even on low temperatures
- Inferior quality than dry oxides

### **Pyrogenic Oxidation**



Oxidation using H<sub>2</sub> and O<sub>2</sub> is more cleaner and popular than H<sub>2</sub>O vapor exposure



### Thermal oxidation equipment



The tubular reactor made of quartz or glass, heated by resistance.

outlet

 Oxygen or water vapor flows through the reactor and past the silicon wafers, with a typical velocity of order 1cm/s.

Heating coils

inlet

### Thermal oxidation in practice

- 1. Clean the wafers (RCA clean, very important)
- 2. Put wafers in the boat
- 3. Load the wafers in the furnace
- Ramp up the furnace to process temperature in N<sub>2</sub> (prevents oxidation from occurring)
- 5. Stabilize
- 6. Process (wet or dry oxidation)
- 7. Anneal in N2. Again, nitrogen stops oxidation process.
- 8. Ramp down





# Surface profilometry (Dektak): mechanical thickness measurement



### Thickness determination by looking the color



- Oxide thickness for constructive interference (viewed from above φ=0°) X<sub>o</sub>=kλ/2n, n=1.46, k=1, 2, 3...
- · Our eye can tell the color difference between two films having 10nm thickness difference.

### Optical thickness measurement: ellipsometry

### Very accurate (1nm accuracy)





- After quarter wave plate, the linear polarized light becomes circular polarized, which is incident on the oxide covered wafer.
- The polarization of the reflected light, which depends on the thickness and refractive index (usually known) of the oxide layer, is determined and used to calculate the oxide thickness.
- Multiple wavelengths/incident angles can be used to measure thickness/refractive index
  of each film in a multi-film stack.

### Electrical thickness measurement: C-V of MOSFET



Small AC voltage is applied on top of the DC voltage for capacitance measurement.



Substrate is N-type. Electron is majority carrier, hole is minority carrier.

- Accumulation: positive gate voltage attracts electrons to the interface.
- Depletion: negative gate bias pushes electrons away from interface. No charge at interface. Two capacitance in series.
- c. Inversion: further increase (negative) gate voltage causes holes to appear at the interface.



### Effect of frequency for AC capacitance measurement



